

## **EFM32TG840 DATASHEET**

F32/F16/F8

**Preliminary** 

- ARM Cortex-M3 CPU platform
  - High Performance 32-bit processor @ up to 32 MHz
  - Wake-up Interrupt Controller
- Flexible Energy Management System
  - 20 nA @ 3 V Shutoff Mode
  - 0.6 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention
  - 1 µA @ 3 V Deep Sleep Mode, including RTC with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention
  - 51 µA/MHz @ 3 V Sleep Mode
  - 150 µA/MHz @ 3 V Run Mode, with code executed from flash
- 32/16/8 KB Flash
- 4/4/2 KB RAM
- 56 General Purpose I/O pins
  - Configurable Push-pull, Open-drain, pull-up/down, input filter, drive strength
  - Configurable peripheral I/O locations
  - 16 asynchronous external interrupts
  - Output state retention and wakeup from Shutoff Mode
- 8 Channel DMA Controller
- 8 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling
- Hardware AES with 128/256-bit keys in 54/75 cycles
- Timers/Counters
  - 2x 16-bit Timer/Counter
    - 2x3 Compare/Capture/PWM channels
  - 16-bit Low Energy Timer
  - 24-bit Real-Time Counter
  - 16-bit Pulse Counter
- Watchdog Timer with dedicated RC oscillator @ 50 nA
- Integrated LCD Controller for up to 8×20 segments
  - Voltage boost, adjustable contrast and autonomous animation

- · Communication interfaces
  - 2x Universal Synchronous/Asynchronous Receiver/Transmitter
    - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S
    - Triple buffered full/half-duplex operation
  - Low Energy UART
    - Autonomous operation with DMA in Deep Sleep Mode
  - I<sup>2</sup>C Interface with SMBus support
  - · Address recognition in Stop Mode
- Ultra low power precision analog peripherals
  - 12-bit 1 Msamples/s Analog to Digital Converter
    8 single ended channels/4 differential channels
    - On-chip temperature sensor
    - Conversion tailgating for predictable latency
  - 12-bit 500 ksamples/s Digital to Analog Converter
    - 2 single ended channels/1 differential channel
  - 2× Analog Comparator
    - Capacitive sensing with up to 8 inputs
  - 3x Operational Amplifier
  - 6.1 MHz GBW, Rail-to-rail, Programmable Gain
- Supply Voltage Comparator
- Low Energy Sensor Interface (LESENSE)
  - Autonomous sensor monitoring in Deep Sleep Mode
  - Wide range supported, including inductive, resistive and capacitive sensors
- Ultra efficient Power-on Reset and Brown-Out Detector
- 2-pin Serial Wire Debug interface
  - 1-pin Serial Wire Viewer
- Pre-Programmed Serial Bootloader
- Temperature range -40 to 85 °C
- Single power supply 1.85 to 3.8 V
- QFN64 package

32-bit ARM Cortex-M0, Cortex-M3 and Cortex-M4F microcontrollers for:

- Energy, gas, water and smart metering
- Health and fintess applications
- Smart accessories

- Alarm and security systems
- Industrial and home automation
- www.energymicro.com/gecko

















# **1 Ordering Information**

Table 1.1 (p. 2) shows the available EFM32TG840 devices.

Table 1.1. Ordering Information

| Ordering Code       | Flash (KB) | RAM<br>(KB) | Max<br>Speed<br>(MHz) | Supply<br>Voltage<br>(V) | Temperature | Package |
|---------------------|------------|-------------|-----------------------|--------------------------|-------------|---------|
| EFM32TG840F8-QFN64  | 8          | 2           | 32                    | 1.85 - 3.8               | -40 - 85 °C | QFN64   |
| EFM32TG840F16-QFN64 | 16         | 4           | 32                    | 1.85 - 3.8               | -40 - 85 °C | QFN64   |
| EFM32TG840F32-QFN64 | 32         | 4           | 32                    | 1.85 - 3.8               | -40 - 85 °C | QFN64   |

Visit **www.energymicro.com** for information on global distributors and representatives or contact **sales@energymicro.com** for additional information.



## 2 System Summary

### 2.1 System Introduction

The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M3, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32TG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also and shows a summary of the configuration for the EFM32TG840 devices. For a complete feature set and indepth information on the modules, the reader is referred to the *EFM32TG Reference Manual*.

A block diagram of the EFM32TG840 is shown in Figure 2.1 (p. 3).

Figure 2.1. Block Diagram



#### 2.1.1 ARM Cortex-M3 Core

The ARM Cortex-M3 includes a 32-bit RISC processor which can achieve as much as 1.25 Dhrystone MIPS/MHz. A Memory Protection Unit with support for up to 8 memory segments is included, as well as a Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep. The EFM32 implementation of the Cortex-M3 is described in detail in *EFM32 Cortex-M3 Reference Manual*.

### 2.1.2 Debug Interface (DBG)

This device includes hardware debug support through a 2-pin serial-wire debug interface. In addition there is also a 1-wire Serial Wire Viewer pin which can be used to output profiling information, data trace and software-generated messages.

### 2.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32TG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is



divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

#### 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230  $\mu$ DMA controller licensed from ARM.

#### 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32TG.

#### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32TG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32TG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

### 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

### 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

### 2.1.10 Inter-Integrated Circuit Interface (I2C)

The  $I^2C$  module provides an interface between the MCU and a serial  $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the  $I^2C$  module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.



# 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, I2S devices and IrDA devices.

#### 2.1.12 Pre-Programmed Serial Bootloader

The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Auto-baud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note.

# 2.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

#### 2.1.14 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output.

#### 2.1.15 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

### 2.1.16 Low Energy Timer (LETIMER)

The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC.

### 2.1.17 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 – EM3.

### 2.1.18 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.



#### 2.1.19 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

### 2.1.20 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals.

#### 2.1.21 Digital to Analog Converter (DAC)

The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output.

#### 2.1.22 Operational Amplifier (OPAMP)

The EFM32TG840 features 3 Operational Amplifiers. The Operational Amplifier is a versatile general purpose amplifier with rail-to-rail differential input and rail-to-rail single ended output. The input can be set to pin, DAC or OPAMP, whereas the output can be pin, OPAMP or ADC. The current is programmable and the OPAMP has various internal configurations such as unity gain, programmable gain using internal resistors etc.

### 2.1.23 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface (LESENSE<sup>TM</sup>), is a highly configurable sensor interface with support for up to 8 individually configurable sensors. By controlling the analog comparators and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable FSM which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

### 2.1.24 Advanced Encryption Standard Accelerator (AES)

The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported.

### 2.1.25 General Purpose Input/Output (GPIO)

In the EFM32TG840, there are 56 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advances configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.



### 2.1.26 Liquid Crystal Display Driver (LCD)

The LCD driver is capable of driving a segmented LCD display with up to segments. A voltage boost function enables it to provide the LCD display with higher voltage than the supply voltage for the device. In addition, an animation feature can run custom animations on the LCD display without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data.

### 2.2 Configuration Summary

The features of the EFM32TG840 is a subset of the feature set described in the EFM32TG Reference Manual. Table 2.1 (p. 7) describes device specific implementation of the features.

Table 2.1. Configuration Summary

| Module    | Configuration                   | Pin Connections                                                |
|-----------|---------------------------------|----------------------------------------------------------------|
| Cortex-M3 | Full configuration              | NA                                                             |
| DBG       | Full configuration              | DBG_SWCLK, DBG_SWDIO,<br>DBG_SWO                               |
| MSC       | Full configuration              | NA                                                             |
| DMA       | Full configuration              | NA                                                             |
| RMU       | Full configuration              | NA                                                             |
| EMU       | Full configuration              | NA                                                             |
| CMU       | Full configuration              | CMU_OUT0, CMU_OUT1                                             |
| WDOG      | Full configuration              | NA                                                             |
| PRS       | Full configuration              | NA                                                             |
| I2C0      | Full configuration              | I2C0_SDA, I2C0_SCL                                             |
| USART0    | IrDA                            | US0_TX, US0_RX. US0_CLK, US0_CS                                |
| USART1    | 12S                             | US1_TX, US1_RX, US1_CLK, US1_CS                                |
| LEUART0   | Full configuration              | LEU0_TX, LEU0_RX                                               |
| TIMER0    | Full configuration without DTI. | TIM0_CC[2:0]                                                   |
| TIMER1    | Full configuration without DTI. | TIM1_CC[2:0]                                                   |
| RTC       | Full configuration              | NA                                                             |
| LETIMER0  | Full configuration              | LET0_O[1:0]                                                    |
| PCNT0     | 16-bit count register           | PCNT0_S[1:0]                                                   |
| ACMP0     | Full configuration              | ACMP0_CH[7:4], ACMP0_O                                         |
| ACMP1     | Full configuration              | ACMP1_CH[7:4], ACMP1_O                                         |
| VCMP      | Full configuration              | NA                                                             |
| ADC0      | Full configuration              | ADC0_CH[7:0]                                                   |
| DAC0      | Full configuration              | DAC0_OUT[1:0], DAC0_OUTxALT                                    |
| ОРАМР     | Full configuration              | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx |
| AES       | Full configuration              | NA                                                             |



| Module | Configuration      | Pin Connections                                                     |
|--------|--------------------|---------------------------------------------------------------------|
| GPIO   | 56 pins            | Available pins are shown in Table 4.3 (p. 53)                       |
| LCD    | Full configuration | LCD_SEG[20:0], LCD_COM[8:0],<br>LCD_BCAP_P, LCD_BCAP_N,<br>LCD_BEXT |

### 2.3 Memory Map

The *EFM32TG840* memory map is shown in Figure 2.2 (p. 8), with RAM and Flash sizes for the largest memory configuration.

Figure 2.2. EFM32TG840 Memory Map with largest RAM and Flash sizes





### 3 Electrical Characteristics

#### 3.1 Test Conditions

### 3.1.1 Typical Values

The typical data are based on  $T_{AMB}=25^{\circ}C$  and  $V_{DD}=3.0$  V, as defined in Table 3.2 (p. 9), by simulation and/or technology characterisation unless otherwise specified.

#### 3.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 9), by simulation and/or technology characterisation unless otherwise specified.

### 3.2 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 9) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 9).

Table 3.1. Absolute Maximum Ratings

| Symbol             | Parameter                     | Condition                              | Min  | Тур | Max                  | Unit |
|--------------------|-------------------------------|----------------------------------------|------|-----|----------------------|------|
| T <sub>STG</sub>   | Storage temperature range     |                                        | -40  |     | 150 <sup>1</sup>     | °C   |
| T <sub>S</sub>     | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard |      |     | 260                  | °C   |
| V <sub>DDMAX</sub> | External main supply voltage  |                                        | 0    |     | 3.8                  | V    |
| V <sub>IOPIN</sub> | Voltage on any I/O pin        |                                        | -0.3 |     | V <sub>DD</sub> +0.3 | V    |

<sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures.

### 3.3 General Operating Conditions

### 3.3.1 General Operating Conditions

Table 3.2. General Operating Conditions

| Symbol            | Parameter                    | Min  | Тур | Max | Unit |
|-------------------|------------------------------|------|-----|-----|------|
| T <sub>AMB</sub>  | Ambient temperature range    | -40  |     | 85  | °C   |
| V <sub>DDOP</sub> | Operating supply voltage     | 1.85 |     | 3.8 | V    |
| f <sub>APB</sub>  | Internal APB clock frequency |      |     | 32  | MHz  |
| f <sub>AHB</sub>  | Internal AHB clock frequency |      |     | 32  | MHz  |



### 3.3.2 Environmental

#### Table 3.3. Environmental

| Symbol              | Parameter                          | Condition              | Min | Тур | Max | Unit |
|---------------------|------------------------------------|------------------------|-----|-----|-----|------|
| V <sub>ESDHBM</sub> | ESD (Human Body Model<br>HBM)      | T <sub>AMB</sub> =25°C |     |     | 2   | kV   |
| V <sub>ESDCDM</sub> | ESD (Charged Device<br>Model, CDM) | T <sub>AMB</sub> =25°C |     |     | 1   | kV   |

Latch-up sensitivity test passed level A according to JEDEC JESD 78B method Class II, 85°C.



# **3.4 Current Consumption**

Table 3.4. Current Consumption

| Symbol           | Parameter                                       | Condition                                                                                                                       | Min | Тур  | Max                                                                                          | Unit       |
|------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------------|------------|
|                  |                                                 | 32 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                            |     | 157  |                                                                                              | μΑ/<br>MHz |
|                  |                                                 | 28 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V                                                                  |     | 150  | 195                                                                                          | μΑ/<br>MHz |
|                  | EM0 current. No prescal-                        | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 153  | 199                                                                                          | μΑ/<br>MHz |
| I <sub>EM0</sub> | ing. Running prime number calculation code from | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 155  | 202                                                                                          | μΑ/<br>MHz |
|                  | Flash.                                          | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 157  | 195                                                                                          | μΑ/<br>MHz |
|                  |                                                 | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                          |     | 162  |                                                                                              | μΑ/<br>MHz |
|                  |                                                 | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                          |     | 210  |                                                                                              | μΑ/<br>MHz |
|                  |                                                 | 32 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                            |     | 53   |                                                                                              | μΑ/<br>MHz |
|                  |                                                 | 28 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V                                                                  |     | 51   | 66                                                                                           | μΑ/<br>MHz |
|                  |                                                 | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 55   | 71                                                                                           | μΑ/<br>MHz |
| I <sub>EM1</sub> | EM1 current                                     | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 56   | 157 150 195 153 199 155 202 157 204 162 210 210 53 51 66 55 71 56 73 58 75 63 82 140 1 2.4 5 | μΑ/<br>MHz |
|                  |                                                 | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                           |     | 58   | 75                                                                                           | μΑ/<br>MHz |
|                  |                                                 | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                          |     | 63   | 82                                                                                           | μΑ/<br>MHz |
|                  |                                                 | 1.2 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                                          |     | 140  |                                                                                              | μΑ/<br>MHz |
|                  | EM2 ourrent                                     | EM2 current with RTC at 1<br>Hz, RTC prescaled to 1kHz,<br>32.768 kHz LFRCO, V <sub>DD</sub> = 3.0<br>V, T <sub>AMB</sub> =25°C |     | 1    |                                                                                              | μΑ         |
| 'EM2             | I <sub>EM2</sub> EM2 current                    | EM2 current with RTC at 1<br>Hz, RTC prescaled to 1kHz,<br>32.768 kHz LFRCO, V <sub>DD</sub> = 3.0<br>V, T <sub>AMB</sub> =85°C |     | 2.4  | 5                                                                                            | μА         |
| I <sub>EM2</sub> | EM3 current                                     | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C                                                                                 |     | 0.59 |                                                                                              | μA         |
| -EINI3           |                                                 | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C                                                                                 |     | 2    | 195 199 202 204 210 66 71 73 75 82 5                                                         | μΑ         |
| I <sub>EM4</sub> | EM4 current                                     | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C                                                                                 |     | 0.02 |                                                                                              | μΑ         |
| ·CIVI4           |                                                 | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C                                                                                 |     | 0.25 | 0.7                                                                                          | μΑ         |



Figure 3.1. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO.





Figure 3.2. EM3 current consumption.





Figure 3.3. EM4 current consumption.







# 3.5 Transition between Energy Modes

Table 3.5. Energy Modes Transitions

| Symbol            | Parameter                       | Min | Тур | Max | Unit                        |
|-------------------|---------------------------------|-----|-----|-----|-----------------------------|
| t <sub>EM10</sub> | Transition time from EM1 to EM0 |     | 01  |     | HF<br>core<br>CLK<br>cycles |
| t <sub>EM20</sub> | Transition time from EM2 to EM0 |     | 2   |     | μs                          |
| t <sub>EM30</sub> | Transition time from EM3 to EM0 |     | 2   |     | μs                          |
| t <sub>EM40</sub> | Transition time from EM4 to EM0 |     | 163 |     | μs                          |

<sup>&</sup>lt;sup>1</sup>Core wakeup time only.

### 3.6 Power Management

Table 3.6. Power Management

| Symbol                   | Parameter                                                              | Condition                                                              | Min  | Тур  | Max  | Unit |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| V <sub>BODextthr</sub> - | BOD threshold on falling external supply voltage                       |                                                                        | 1.82 |      | 1.85 | V    |
| V <sub>BODintthr</sub> - | BOD threshold on falling internally regulated supply voltage           |                                                                        | 1.62 |      | 1.68 | V    |
| V <sub>BODextthr+</sub>  | BOD threshold on rising external supply voltage                        |                                                                        |      | 1.85 |      | V    |
| V <sub>PORthr+</sub>     | Power-on Reset (POR)<br>threshold on rising external<br>supply voltage |                                                                        |      |      | 1.98 | V    |
| t <sub>RESET</sub>       | Delay from reset is re-<br>leased until program execu-<br>tion starts  | Applies to Power-on Reset,<br>Brown-out Reset and pin reset.           |      | 163  |      | μs   |
| C <sub>DECOUPLE</sub>    | Voltage regulator decoupling capacitor.                                | X5R capacitor recommended.<br>Apply between DECOUPLE<br>pin and GROUND |      | 1    |      | μF   |



### 3.7 Flash

Table 3.7. Flash

| Symbol               | Parameter                                   | Condition               | Min   | Тур  | Max            | Unit   |
|----------------------|---------------------------------------------|-------------------------|-------|------|----------------|--------|
| EC <sub>FLASH</sub>  | Flash erase cycles before failure           |                         | 20000 |      |                | cycles |
|                      |                                             | T <sub>AMB</sub> <150°C | 10000 |      |                | h      |
| RET <sub>FLASH</sub> | Flash data retention                        | T <sub>AMB</sub> <85°C  | 10    |      |                | years  |
|                      |                                             | T <sub>AMB</sub> <70°C  | 20    |      |                | years  |
| t <sub>W_PROG</sub>  | Word (32-bit) programming time              |                         | 20    |      |                | μs     |
| t <sub>P_ERASE</sub> | Page erase time                             |                         | 20    | 20.4 | 20.8           | ms     |
| t <sub>D_ERASE</sub> | Device erase time                           |                         | 40    | 40.8 | 41.6           | ms     |
| I <sub>ERASE</sub>   | Erase current                               |                         |       |      | 7 <sup>1</sup> | mA     |
| I <sub>WRITE</sub>   | Write current                               |                         |       |      | 7 <sup>2</sup> | mA     |
| V <sub>FLASH</sub>   | Supply voltage during flash erase and write |                         | 1.8   |      | 3.8            | V      |

<sup>&</sup>lt;sup>1</sup>Measured at 25°C

<sup>&</sup>lt;sup>2</sup>Measured at 25°C



# 3.8 General Purpose Input Output

#### Table 3.8. GPIO

| Symbol                                                                                                                                                                                                                                                | Parameter                                                                    | Condition                                                                       | Min                  | Тур | Max                 | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|-----|---------------------|------|
| V <sub>IOIL</sub>                                                                                                                                                                                                                                     | Input low voltage                                                            |                                                                                 |                      |     | 0.3V <sub>DD</sub>  | V    |
| V <sub>IOIH</sub>                                                                                                                                                                                                                                     | Input high voltage                                                           |                                                                                 | 0.7V <sub>DD</sub>   |     |                     | V    |
|                                                                                                                                                                                                                                                       |                                                                              | Sourcing 6 mA, V <sub>DD</sub> =1.8V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = STANDARD | 0.75V <sub>DD</sub>  |     |                     | V    |
| V                                                                                                                                                                                                                                                     | Outrout high valtage                                                         | Sourcing 6 mA, V <sub>DD</sub> =3.0V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = STANDARD | 0.95V <sub>DD</sub>  |     |                     | V    |
| VIOOH  Output high voltage  VIOOL  Output low voltage  Input leakage current  RPU  I/O pin pull-up resistor  RPD  I/O pin pull-down resistor  RIOESD  Internal ESD series resistor  tloglitch  Pulse width of pulses to be removed by the glitch sup- | Sourcing 20 mA, V <sub>DD</sub> =1.8V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = HIGH | 0.7V <sub>DD</sub>                                                              |                      |     | V                   |      |
|                                                                                                                                                                                                                                                       |                                                                              | Sourcing 20 mA, V <sub>DD</sub> =3.0V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = HIGH    | 0.9V <sub>DD</sub>   |     |                     | V    |
|                                                                                                                                                                                                                                                       |                                                                              | Sinking 6 mA, V <sub>DD</sub> =1.8V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = STANDARD  |                      |     | 0.25V <sub>DD</sub> | V    |
| V                                                                                                                                                                                                                                                     | Output low voltage                                                           | Sinking 6 mA, V <sub>DD</sub> =3.0V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = STANDARD  |                      |     | 0.05V <sub>DD</sub> | V    |
| VIOOL                                                                                                                                                                                                                                                 |                                                                              | Sinking 20 mA, V <sub>DD</sub> =1.8V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = HIGH     |                      |     | 0.3V <sub>DD</sub>  | V    |
|                                                                                                                                                                                                                                                       |                                                                              | Sinking 20 mA, V <sub>DD</sub> =3.0V,<br>GPIO_Px_CTRL DRIVE-<br>MODE = HIGH     |                      |     | 0.1V <sub>DD</sub>  | V    |
| I <sub>IOLEAK</sub>                                                                                                                                                                                                                                   | Input leakage current                                                        | High Impedance IO connected to GROUND or Vdd                                    |                      |     | +/-25               | nA   |
| R <sub>PU</sub>                                                                                                                                                                                                                                       | I/O pin pull-up resistor                                                     |                                                                                 |                      | 40  |                     | kOhm |
| R <sub>PD</sub>                                                                                                                                                                                                                                       | I/O pin pull-down resistor                                                   |                                                                                 |                      | 40  |                     | kOhm |
| R <sub>IOESD</sub>                                                                                                                                                                                                                                    | Internal ESD series resistor                                                 |                                                                                 |                      | 200 |                     | Ohm  |
| <sup>t</sup> IOGLITCH                                                                                                                                                                                                                                 |                                                                              |                                                                                 | 10                   |     | 50                  | ns   |
| t <sub>IOOF</sub>                                                                                                                                                                                                                                     | Output fall time                                                             | 0.5 mA drive strength and load capacitance C <sub>L</sub> =12.5-25pF.           | 20+0.1C <sub>L</sub> |     | 250                 | ns   |
|                                                                                                                                                                                                                                                       |                                                                              | 2mA drive strength and load capacitance C <sub>L</sub> =350-600pF               | 20+0.1C <sub>L</sub> |     | 250                 | ns   |
| V <sub>IOHYST</sub>                                                                                                                                                                                                                                   | I/O pin hysteresis (V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )              | V <sub>DD</sub> = 1.8 - 3.8 V                                                   | 0.1V <sub>DD</sub>   |     |                     | V    |



Figure 3.4. Typical Low-Level Output Current, 2V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST

GPIO\_Px\_CTRL DRIVEMODE = LOW





GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.6. Typical Low-Level Output Current, 3V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.7. Typical High-Level Output Current, 3V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.8. Typical Low-Level Output Current, 3.8V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.9. Typical High-Level Output Current, 3.8V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST

GPIO\_Px\_CTRL DRIVEMODE = LOW





GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



### 3.9 Oscillators

#### 3.9.1 LFXO

Table 3.9. LFXO

| Symbol              | Parameter                                               | Condition                                                                                                      | Min | Тур    | Max  | Unit |
|---------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|--------|------|------|
| f <sub>LFXO</sub>   | Supported nominal crystal frequency                     |                                                                                                                |     | 32.768 |      | kHz  |
| ESR <sub>LFXO</sub> | Supported crystal equivalent series resistance (ESR)    |                                                                                                                |     | 30     | 120  | kOhm |
| C <sub>LFXOL</sub>  | Supported crystal external load range                   |                                                                                                                | 5   |        | 25   | pF   |
| DC <sub>LFXO</sub>  | Duty cycle                                              |                                                                                                                | 48  | 50     | 53.5 | %    |
| I <sub>LFXO</sub>   | Current consumption for core and buffer after start-up. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>LFXOBOOST in CMU_CTRL<br>is 1                                           |     | 190    |      | nA   |
| t <sub>LFXO</sub>   | Start- up time.                                         | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>40% - 60% duty cycle has<br>been reached, LFXOBOOST<br>in CMU_CTRL is 1 |     | 400    |      | ms   |

For safe startup of a given crystal, the load capacitance should be larger than the value indicated in Figure 3.10 (p. 22) and in Table 3.10 (p. 22) for a given LFXOBOOST setting. The minimum supported load capacitance depends on the crystal shunt capacitance,  $C_0$ , which is specified in crystal vendors' datasheet.

Figure 3.10. Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup



Table 3.10. Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup

| Symbol                           |     | Capacitance [pF] |     |     |     |     |     |     |     |     |     |     |     |     |      |      |
|----------------------------------|-----|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|
| Shunt Capacitance C <sub>0</sub> | 0.5 | 0.6              | 0.7 | 0.8 | 0.9 | 1.0 | 1.1 | 1.2 | 1.3 | 1.4 | 1.5 | 1.6 | 1.7 | 1.8 | 1.9  | 2.0  |
| CL <sub>min</sub> Ifxoboost = 0  | 5.4 | 5.8              | 6.3 | 6.7 | 7.1 | 7.4 | 7.8 | 8.1 | 8.4 | 8.7 | 9.0 | 9.2 | 9.5 | 9.8 | 10.0 | 10.2 |



### 3.9.2 HFXO

#### Table 3.11. HFXO

| Symbol              | Parameter                                                            | Condition                                                                          | Min | Тур | Max  | Unit |
|---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|------|
| f <sub>HFXO</sub>   | Supported nominal crystal Frequency                                  |                                                                                    | 4   |     | 32   | MHz  |
| ECD.                | Supported crystal equivalent series resistance                       | Crystal frequency 32 MHz                                                           |     | 30  | 60   | Ohm  |
| ESR <sub>HFXO</sub> | (ESR)                                                                | Crystal frequency 4 MHz                                                            |     | 400 | 1500 | Ohm  |
| <b>G</b> mHFXO      | The transconductance of the HFXO input transistor at crystal startup | HFXOBOOST in CMU_CTRL equals 0b11                                                  | 20  |     |      | mS   |
| C <sub>HFXOL</sub>  | Supported crystal external load range                                |                                                                                    | 5   |     | 25   | pF   |
| DC <sub>HFXO</sub>  | Duty cycle                                                           |                                                                                    | 46  | 50  | 54   | %    |
| ı                   | Current consumption for                                              | 4 MHz: ESR=400 Ohm,<br>C <sub>L</sub> =20 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 85  |      | μА   |
| I <sub>HFXO</sub>   | HFXO after startup                                                   | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 165 |      | μА   |
| t <sub>HFXO</sub>   | Startup time                                                         | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 400 |      | μs   |

#### 3.9.3 LFRCO

#### Table 3.12. LFRCO

| Symbol                  | Parameter                                                                  | Condition | Min | Тур    | Max | Unit |
|-------------------------|----------------------------------------------------------------------------|-----------|-----|--------|-----|------|
| f <sub>LFRCO</sub>      | Oscillation frequency ,<br>V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C |           |     | 32.768 |     | kHz  |
| t <sub>LFRCO</sub>      | Startup time not including software calibration                            |           |     | 150    |     | μs   |
| I <sub>LFRCO</sub>      | Current consumption                                                        |           |     | 190    |     | nA   |
| TUNESTEP <sub>L</sub> . | Frequency step for LSB change in TUNING value                              |           |     | 1.5    |     | %    |



Figure 3.11. Calibrated LFRCO Frequency vs Temperature and Supply Voltage





#### 3.9.4 HFRCO

Table 3.13. HFRCO

| Symbol                      | Parameter                                     | Condition                    | Min  | Тур              | Max | Unit   |
|-----------------------------|-----------------------------------------------|------------------------------|------|------------------|-----|--------|
|                             |                                               | 28 MHz frequency band        |      | 28               |     | MHz    |
|                             |                                               | 21 MHz frequency band        |      | 21               |     | MHz    |
| f                           | 2.0 V T _25°C                                 | 14 MHz frequency band        |      | 14               |     | MHz    |
| f <sub>HFRCO</sub>          |                                               | 11 MHz frequency band        |      | 11               |     | MHz    |
|                             |                                               | 7 MHz frequency band         |      | 6.6 <sup>1</sup> |     | MHz    |
|                             |                                               | 1 MHz frequency band         |      | 1.2 <sup>2</sup> |     | MHz    |
| t <sub>HFRCO_settling</sub> | Settling time after start-up                  | f <sub>HFRCO</sub> = 14 MHz  |      | 0.6              |     | Cycles |
|                             |                                               | f <sub>HFRCO</sub> = 28 MHz  |      | 106              |     | μA     |
|                             |                                               | f <sub>HFRCO</sub> = 21 MHz  |      | 93               |     | μA     |
| 1                           | Current consumption                           | f <sub>HFRCO</sub> = 14 MHz  |      | 77               |     | μA     |
| I <sub>HFRCO</sub>          | Current consumption                           | f <sub>HFRCO</sub> = 11 MHz  |      | 72               |     | μA     |
|                             |                                               | f <sub>HFRCO</sub> = 6.6 MHz |      | 63               |     | μA     |
|                             |                                               | f <sub>HFRCO</sub> = 1.2 MHz |      | 22               |     | μA     |
| DC <sub>HFRCO</sub>         | Duty cycle                                    | f <sub>HFRCO</sub> = 14 MHz  | 48.5 | 50               | 51  | %      |
| TUNESTEP <sub>H</sub> .     | Frequency step for LSB change in TUNING value |                              |      | 0.3              |     | %      |

<sup>&</sup>lt;sup>1</sup>7 MHz for devices with prod. rev. < 19.

<sup>&</sup>lt;sup>2</sup>1 MHz for devices with prod. rev. < 19.



Figure 3.12. Calibrated HFRCO 11 MHz Band Frequency vs Temperature and Supply Voltage



Figure 3.13. Calibrated HFRCO 14 MHz Band Frequency vs Temperature and Supply Voltage



Figure 3.14. Calibrated HFRCO 21 MHz Band Frequency vs Temperature and Supply Voltage







Figure 3.15. Calibrated HFRCO 28 MHz Band Frequency vs Temperature and Supply Voltage





#### **3.9.5 ULFRCO**

Table 3.14. ULFRCO

| Symbol               | Parameter                  | Condition | Min | Тур   | Max | Unit |
|----------------------|----------------------------|-----------|-----|-------|-----|------|
| f <sub>ULFRCO</sub>  | Oscillation frequency      | 25°C, 3V  | 0.8 |       | 1.5 | kHz  |
| TC <sub>ULFRCO</sub> | Temperature coefficient    |           |     | 0.05  |     | %/°C |
| VC <sub>ULFRCO</sub> | Supply voltage coefficient |           |     | -18.2 |     | %/V  |

# 3.10 Analog Digital Converter (ADC)

Table 3.15. ADC

| Symbol                    | Parameter                                                                          | Condition                                                | Min                  | Тур  | Max                   | Unit |
|---------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|------|-----------------------|------|
| V                         | Input voltage renge                                                                | Single ended                                             | 0                    |      | V <sub>REF</sub>      | V    |
| V <sub>ADCIN</sub>        | Input voltage range                                                                | Differential                                             | -V <sub>REF</sub> /2 |      | V <sub>REF</sub> /2   | V    |
| V <sub>ADCREFIN</sub>     | Input range of external ref-<br>erence voltage, single end-<br>ed and differential |                                                          | 1.25                 |      | V <sub>DD</sub>       | V    |
| V <sub>ADCREFIN_CH7</sub> | Input range of external neg-<br>ative reference voltage on<br>channel 7            | See V <sub>ADCREFIN</sub>                                | 0                    |      | V <sub>DD</sub> - 1.1 | V    |
| V <sub>ADCREFIN_CH6</sub> | Input range of external pos-<br>itive reference voltage on<br>channel 6            | See V <sub>ADCREFIN</sub>                                | 0.625                |      | V <sub>DD</sub>       | V    |
| V <sub>ADCCMIN</sub>      | Common mode input range                                                            |                                                          | 0                    |      | V <sub>DD</sub>       | V    |
| I <sub>ADCIN</sub>        | Input current                                                                      | 2pF sampling capacitors                                  |                      | <100 |                       | nA   |
| CMRR <sub>ADC</sub>       | Analog input common mode rejection ratio                                           |                                                          |                      | 65   |                       | dB   |
| 1                         | Average active current                                                             | 1 MSamples/s, 12 bit, external reference                 |                      | 351  |                       | μΑ   |
| I <sub>ADC</sub>          | Average active current                                                             | 10 kSamples/s 12 bit, internal 1.25 V reference, WARMUP- |                      | 67   |                       | μA   |



| Symbol                  | Parameter                                                                  | Condition                                                                                       | Min | Тур | Max | Unit                  |
|-------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------------|
|                         |                                                                            | MODE in ADCn_CTRL set to 0b00                                                                   |     |     |     |                       |
|                         |                                                                            | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 |     | 63  |     | μА                    |
|                         |                                                                            | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 |     | 64  |     | μА                    |
| I <sub>ADCREF</sub>     | Current consumption of internal voltage reference                          | Internal voltage reference                                                                      |     | 65  |     | μΑ                    |
| C <sub>ADCIN</sub>      | Input capacitance                                                          |                                                                                                 |     | 2   |     | pF                    |
| R <sub>ADCIN</sub>      | Input ON resistance                                                        |                                                                                                 | 1   |     |     | MOhm                  |
| R <sub>ADCFILT</sub>    | Input RC filter resistance                                                 |                                                                                                 |     | 10  |     | kOhm                  |
| C <sub>ADCFILT</sub>    | Input RC filter/decoupling capacitance                                     |                                                                                                 |     | 250 |     | fF                    |
| f <sub>ADCCLK</sub>     | ADC Clock Frequency                                                        |                                                                                                 |     |     | 13  | MHz                   |
|                         |                                                                            | 6 bit                                                                                           | 7   |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCCONV</sub>    | Conversion time                                                            | 10 bit                                                                                          | 11  |     |     | ADC-<br>CLK<br>Cycles |
|                         |                                                                            | 12 bit                                                                                          | 13  |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQ</sub>     | Acquisition time                                                           | Programmable                                                                                    | 1   |     | 256 | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQVDD3</sub> | Required acquisition time for VDD/3 reference                              |                                                                                                 | 2   |     |     | μs                    |
|                         | Startup time of reference generator and ADC core in NORMAL mode            |                                                                                                 |     | 5   |     | μs                    |
| <sup>t</sup> ADCSTART   | Startup time of reference<br>generator and ADC core in<br>KEEPADCWARM mode |                                                                                                 |     | 1   |     | μs                    |
|                         |                                                                            | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence                            |     | 59  |     | dB                    |
|                         |                                                                            | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence                             |     | 63  |     | dB                    |
| SNR <sub>ADC</sub>      | Signal to Noise Ratio (SNR)                                                | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference                                   |     | 65  |     | dB                    |
|                         |                                                                            | 1 MSamples/s, 12 bit, differential, internal 1.25V reference                                    |     | 60  |     | dB                    |
|                         |                                                                            | 1 MSamples/s, 12 bit, differential, internal 2.5V reference                                     |     | 65  |     | dB                    |



| Symbol              | Parameter                    | Condition                                                                | Min | Тур | Max | Unit |
|---------------------|------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
|                     |                              | 1 MSamples/s, 12 bit, differential, 5V reference                         |     | 54  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference            |     | 67  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference          |     | 69  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 62  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 63  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference          |     | 67  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 63  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 66  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, differential, 5V reference                       |     | 66  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 69  |     | dB   |
|                     | 2                            | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference        |     | 70  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence     |     | 58  |     | dB   |
|                     | 1                            | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence      |     | 62  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference            |     | 64  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, differential, internal 1.25V reference             |     | 60  |     | dB   |
| SNDR <sub>ADC</sub> | Signal to Noise-puls-Distor- | 1 MSamples/s, 12 bit, differential, internal 2.5V reference              |     | 64  |     | dB   |
| - CITAL NADO        | tion Ratio (SNDR)            | 1 MSamples/s, 12 bit, differential, 5V reference                         |     | 54  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference            |     | 66  |     | dB   |
|                     |                              | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference          |     | 68  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 61  |     | dB   |
|                     |                              | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 65  |     | dB   |



| Symbol              | Parameter                             | Condition                                                                | Min | Тур | Max | Unit |
|---------------------|---------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
|                     |                                       | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference          |     | 66  |     | dB   |
|                     |                                       | 200 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 63  |     | dB   |
|                     |                                       | 200 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 66  |     | dB   |
|                     |                                       | 200 kSamples/s, 12 bit, differential, 5V reference                       |     | 66  |     | dB   |
|                     |                                       | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 68  |     | dB   |
|                     |                                       | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference        |     | 69  |     | dB   |
|                     |                                       | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence     |     | 64  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence      |     | 76  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference            |     | 73  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, differential, internal 1.25V reference             |     | 66  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, differential, internal 2.5V reference              |     | 77  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference            |     | 76  |     | dBc  |
|                     |                                       | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference          |     | 75  |     | dBc  |
| SFDR <sub>ADC</sub> | Spurious-Free Dynamic<br>Range (SFDR) | 1 MSamples/s, 12 bit, differential, 5V reference                         |     | 69  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 75  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 75  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference          |     | 76  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 79  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 79  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, differential, 5V reference                       |     | 78  |     | dBc  |
|                     |                                       | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 79  |     | dBc  |



| Symbol                 | Parameter                                         | Condition                                                         | Min                 | Тур               | Max               | Unit                |
|------------------------|---------------------------------------------------|-------------------------------------------------------------------|---------------------|-------------------|-------------------|---------------------|
|                        |                                                   | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference |                     | 79                |                   | dBc                 |
| V                      | Offset voltage                                    | After calibration, single ended                                   |                     | 0.3               |                   | mV                  |
| V <sub>ADCOFFSET</sub> | Oliset voltage                                    | After calibration, differential                                   |                     | 0.3               |                   | mV                  |
|                        |                                                   |                                                                   |                     | -1.92             |                   | mV/°C               |
| TGRAD <sub>ADCTH</sub> | Thermometer output gradient                       |                                                                   |                     | -6.3              |                   | ADC<br>Codes/<br>°C |
| DNL <sub>ADC</sub>     | Differential non-linearity (DNL)                  |                                                                   |                     | ±0.7              |                   | LSB                 |
| INL <sub>ADC</sub>     | Integral non-linearity (INL),<br>End point method |                                                                   |                     | ±1.2              |                   | LSB                 |
| MC <sub>ADC</sub>      | No missing codes                                  |                                                                   | 11.999 <sup>1</sup> | 12                |                   | bits                |
| CAINI                  | Gain error drift                                  | 1.25V reference                                                   |                     | 0.01 <sup>2</sup> | 0.033             | %/°C                |
| GAIN <sub>ED</sub>     | Gain error drift                                  | 2.25V reference                                                   |                     | 0.01 <sup>2</sup> | 0.03 <sup>3</sup> | %/°C                |
| OFFEET                 | Offset error drift                                | 1.25V reference                                                   |                     | 0.22              | 0.7 <sup>3</sup>  | LSB/°C              |
| OFFSET <sub>ED</sub>   | Oliset error anit                                 | 2.25V reference                                                   |                     | 0.2 <sup>2</sup>  | 0.62 <sup>3</sup> | LSB/°C              |

<sup>1</sup>On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue.

The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.16 (p. 30) and Figure 3.17 (p. 31), respectively.

Figure 3.16. Integral Non-Linearity (INL)



<sup>&</sup>lt;sup>2</sup>Typical numbers given by abs(Mean) / (85 - 25).

<sup>&</sup>lt;sup>3</sup>Max number given by (abs(Mean) + 3x stddev) / (85 - 25).



Figure 3.17. Differential Non-Linearity (DNL)





### 3.10.1 Typical performance

Figure 3.18. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°







2.5V Reference



2XVDDVSS Reference



**5VDIFF Reference** 



**VDD** Reference



Figure 3.19. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°





Figure 3.20. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°





Figure 3.21. ADC Absolute Offset, Common Mode = Vdd /2



Figure 3.22. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V



Signal to Noise Ratio (SNR)

Spurious-Free Dynamic Range (SFDR)

### 3.11 Digital Analog Converter (DAC)

Table 3.16. DAC

| Symbol              | Parameter                                          | Condition                           | Min              | Тур | Max             | Unit |
|---------------------|----------------------------------------------------|-------------------------------------|------------------|-----|-----------------|------|
| V <sub>DACOUT</sub> | Output voltage range                               | VDD voltage reference, single ended | 0                |     | V <sub>DD</sub> | V    |
| ▼DACOUT             | Output voltage range                               | VDD voltage reference, differential | -V <sub>DD</sub> |     | $V_{DD}$        | V    |
| V <sub>DACCM</sub>  | Output common mode voltage range                   |                                     | 0                |     | V <sub>DD</sub> | V    |
|                     |                                                    | 500 kSamples/s, 12bit               |                  | 400 |                 | μA   |
| I <sub>DAC</sub>    | Active current including references for 2 channels | 100 kSamples/s, 12 bit              |                  | 200 |                 | μA   |
|                     |                                                    | 1 kSamples/s 12 bit NORMAL          |                  | 38  |                 | μA   |



| Symbol                 | Parameter                                     | Condition                                                                | Min | Тур | Max  | Unit            |
|------------------------|-----------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|-----------------|
| SR <sub>DAC</sub>      | Sample rate                                   |                                                                          |     |     | 500  | ksam-<br>ples/s |
|                        |                                               | Continuous Mode                                                          |     |     | 1000 | kHz             |
| f <sub>DAC</sub>       | DAC clock frequency                           | Sample/Hold Mode                                                         |     |     | 250  | kHz             |
|                        |                                               | Sample/Off Mode                                                          |     |     | 250  | kHz             |
| CYC <sub>DACCONV</sub> | Clock cyckles per conversion                  |                                                                          |     | 2   |      |                 |
| t <sub>DACCONV</sub>   | Conversion time                               |                                                                          | 2   |     |      | μs              |
| t <sub>DACSETTLE</sub> | Settling time                                 |                                                                          |     | 5   |      | μs              |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 58  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 59  |      | dB              |
| SNR <sub>DAC</sub>     | Signal to Noise Ratio (SNR)                   | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 58  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 58  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 59  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 57  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 54  |      | dB              |
| SNDR <sub>DAC</sub>    | Signal to Noise-pulse Distortion Ratio (SNDR) | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 56  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 53  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 55  |      | dB              |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference           |     | 62  |      | dBc             |
|                        |                                               | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 56  |      | dBc             |
| SFDR <sub>DAC</sub>    | Spurious-Free Dynamic<br>Range(SFDR)          | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence |     | 61  |      | dBc             |
|                        |                                               | 500 kSamples/s, 12 bit, differential, internal 2.5V reference            |     | 55  |      | dBc             |
|                        |                                               | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference          |     | 60  |      | dBc             |
| V <sub>DACOFFSET</sub> | Offset voltage                                | After calibration, single ended                                          |     | 2   |      | mV              |



| Symbol             | Parameter                  | Condition                       | Min | Тур | Max | Unit |
|--------------------|----------------------------|---------------------------------|-----|-----|-----|------|
|                    |                            | After calibration, differential |     | 2   |     | mV   |
| DNL <sub>DAC</sub> | Differential non-linearity |                                 |     | ±1  |     | LSB  |
| INL <sub>DAC</sub> | Integral non-linearity     |                                 |     | ±5  |     | LSB  |
| MC <sub>DAC</sub>  | No missing codes           |                                 |     | 12  |     | bits |

### 3.12 Operational Amplifier (OPAMP)

The electrical characteristics for the Operational Amplifiers are based on simulations.

Table 3.17. OPAMP

| Symbol               | Parameter              | Condition                                            | Min  | Тур   | Max | Unit |
|----------------------|------------------------|------------------------------------------------------|------|-------|-----|------|
|                      |                        | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0, Unity Gain       |      | 400   |     | μA   |
| I <sub>OPAMP</sub>   | Active Current         | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1, Unity Gain       |      | 100   |     | μΑ   |
|                      |                        | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1, Unity Gain       |      | 13    |     | μΑ   |
|                      |                        | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0                   |      | 101   |     | dB   |
| G <sub>OL</sub>      | Open Loop Gain         | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1                   |      | 98    |     | dB   |
|                      |                        | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1                   |      | 91    |     | dB   |
|                      |                        | OPA0/OPA1<br>BIASPROG=0xF,<br>HALFBIAS=0x0           |      | 16.36 |     | MHz  |
|                      |                        | OPA0/OPA1<br>BIASPROG=0x7,<br>HALFBIAS=0x1           |      | 0.81  |     | MHz  |
| GBW <sub>OPAMP</sub> | Gain Bandwidth Product | OPA0/OPA1<br>BIASPROG=0x0,<br>HALFBIAS=0x1           |      | 0.11  |     | MHz  |
|                      |                        | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0                   |      | 2.11  |     | MHz  |
|                      |                        | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1                   |      | 0.72  |     | MHz  |
|                      |                        | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1                   |      | 0.09  |     | MHz  |
|                      |                        | BIASPROG=0xF,<br>HALFBIAS=0x0, C <sub>L</sub> =75 pF |      | 64    |     | 0    |
| PM <sub>OPAMP</sub>  | Phase Margin           | BIASPROG=0x7,<br>HALFBIAS=0x1, C <sub>L</sub> =75 pF |      | 58    |     | 0    |
|                      |                        | BIASPROG=0x0,<br>HALFBIAS=0x1, C <sub>L</sub> =75 pF |      | 58    |     | o    |
| R <sub>INPUT</sub>   | Input Resistance       |                                                      |      | 100   |     | Mohm |
| D                    | Lond Designation       | OPA0/OPA1                                            | 200  |       |     | Ohm  |
| $R_{LOAD}$           | Load Resistance        | OPA2                                                 | 2000 |       |     | Ohm  |



| Symbol                    | Parameter                  | Condition                                                                            | Min             | Тур   | Max                  | Unit              |
|---------------------------|----------------------------|--------------------------------------------------------------------------------------|-----------------|-------|----------------------|-------------------|
| 1                         | DC Load Current            | OPA0/OPA1                                                                            |                 |       | 11                   | mA                |
| I <sub>LOAD_DC</sub>      | DO LOAG CUITETI            | OPA2                                                                                 |                 |       | 1.5                  | mA                |
| V                         | Input Voltage              | OPAxHCMDIS=0                                                                         | V <sub>SS</sub> |       | V <sub>DD</sub>      | V                 |
| V <sub>INPUT</sub>        | Input Voltage              | OPAxHCMDIS=1                                                                         | V <sub>SS</sub> |       | V <sub>DD</sub> -1.2 | V                 |
| V <sub>OUTPUT</sub>       | Output Voltage             |                                                                                      | V <sub>SS</sub> |       | V <sub>DD</sub>      | V                 |
| V                         | Input Offset Voltage       | Unity Gain, V <sub>SS</sub> <v<sub>in&lt;<sub>DD</sub>,<br/>OPAxHCMDIS=0</v<sub>     |                 | 6     |                      | mV                |
| V <sub>OFFSET</sub>       | input Onset Voltage        | Unity Gain, V <sub>SS</sub> <v<sub>in&lt;<sub>DD</sub>-1.2,<br/>OPAxHCMDIS=1</v<sub> |                 | 1     |                      | mV                |
| V <sub>OFFSET_DRIFT</sub> | Input Offset Voltage Drift |                                                                                      |                 |       | 0.02                 | mV/°C             |
|                           |                            | OPA0/OPA1<br>BIASPROG=0xF,<br>HALFBIAS=0x0                                           |                 | 46.11 |                      | V/µs              |
|                           |                            | OPA0/OPA1<br>BIASPROG=0x7,<br>HALFBIAS=0x1                                           |                 | 1.21  |                      | V/µs              |
| SR <sub>OPAMP</sub>       | Slew Rate                  | OPA0/OPA1<br>BIASPROG=0x0,<br>HALFBIAS=0x1                                           |                 | 0.16  |                      | V/µs              |
|                           |                            | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0                                                   |                 | 4.43  |                      | V/µs              |
|                           |                            | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1                                                   |                 | 1.30  |                      | V/µs              |
|                           |                            | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1                                                   |                 | 0.16  |                      | V/µs              |
|                           |                            | OPA0/OPA1<br>BIASPROG=0xF,<br>HALFBIAS=0x0                                           |                 | 0.09  |                      | μs                |
|                           |                            | OPA0/OPA1<br>BIASPROG=0x7,<br>HALFBIAS=0x1                                           |                 | 1.52  |                      | μs                |
| PU <sub>OPAMP</sub>       | Power-up Time              | OPA0/OPA1<br>BIASPROG=0x0,<br>HALFBIAS=0x1                                           |                 | 12.74 |                      | μs                |
|                           |                            | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0                                                   |                 | 0.09  |                      | μs                |
|                           |                            | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1                                                   |                 | 0.13  |                      | μs                |
|                           |                            | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1                                                   |                 | 0.17  |                      | μs                |
| N <sub>OPAMP</sub>        |                            | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=0</f<10>  |                 | 101   |                      | μV <sub>RMS</sub> |
|                           | Voltage Noise              | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=1</f<10>  |                 | 141   |                      | μV <sub>RMS</sub> |
|                           |                            | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<1 mhz,="" opax-<br="">HCMDIS=0</f<1>    |                 | 196   |                      | μV <sub>RMS</sub> |



| Symbol | Parameter | Condition                                                                         | Min | Тур  | Max | Unit              |
|--------|-----------|-----------------------------------------------------------------------------------|-----|------|-----|-------------------|
|        |           | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<1 mhz,="" opax-<br="">HCMDIS=1</f<1> |     | 229  |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=0</f<10>                             |     | 1230 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=1</f<10>                             |     | 2130 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=0</f<1>                               |     | 1630 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=1</f<1>                               |     | 2590 |     | μV <sub>RMS</sub> |

Figure 3.23. OPAMP Common Mode Rejection Ratio



Figure 3.24. OPAMP Positive Power Supply Rejection Ratio



Figure 3.25. OPAMP Negative Power Supply Rejection Ratio



Figure 3.26. OPAMP Voltage Noise Spectral Density (Unity Gain) Vout=1V



Figure 3.27. OPAMP Voltage Noise Spectral Density (Non-Unity Gain)





### 3.13 Analog Comparator (ACMP)

Table 3.18. ACMP

| Symbol                | Parameter                                         | Condition                                                                 | Min | Тур  | Max             | Unit |
|-----------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----|------|-----------------|------|
| V <sub>ACMPIN</sub>   | Input voltage range                               |                                                                           | 0   |      | $V_{DD}$        | V    |
| V <sub>ACMPCM</sub>   | ACMP Common Mode voltage range                    |                                                                           | 0   |      | V <sub>DD</sub> | V    |
|                       |                                                   | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register |     | 0.1  |                 | μΑ   |
| I <sub>ACMP</sub>     | Active current                                    | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register |     | 2.87 |                 | μΑ   |
|                       |                                                   | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register |     | 195  |                 | μΑ   |
| I <sub>ACMPREF</sub>  | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference          |     | 0    |                 | μА   |
|                       |                                                   | Internal voltage reference                                                |     | 5    |                 | μA   |
| V                     | Offset voltage                                    | Single ended                                                              |     | 10   |                 | mV   |
| VACMPOFFSET           | Oliset voltage                                    | Differential                                                              |     | 10   |                 | mV   |
| V <sub>ACMPHYST</sub> | ACMP hysteresis                                   | Programmable                                                              |     | 17   |                 | mV   |
|                       |                                                   | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                        |     | 39   |                 | kOhm |
| R <sub>CSRES</sub>    | Capacitive Sense Internal                         | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL                                        |     | 71   |                 | kOhm |
|                       | Resistance                                        | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL                                        |     | 104  |                 | kOhm |
|                       |                                                   | CSRESSEL=0b11 in ACMPn_INPUTSEL                                           |     | 136  |                 | kOhm |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 41) .  $I_{ACMPREF}$  is zero if an external voltage reference is used.

Total ACMP Active Current
$$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$
(3.1)



Figure 3.28. Typical ACMP Characteristics







Response time



Hysteresis



### 3.14 Voltage Comparator (VCMP)

Table 3.19. VCMP

| Symbol                  | Parameter                        | Condition                                                                | Min | Тур             | Max | Unit |
|-------------------------|----------------------------------|--------------------------------------------------------------------------|-----|-----------------|-----|------|
| V <sub>VCMPIN</sub>     | Input voltage range              |                                                                          |     | $V_{DD}$        |     | V    |
| V <sub>VCMPCM</sub>     | VCMP Common Mode voltage range   |                                                                          |     | V <sub>DD</sub> |     | V    |
|                         |                                  | BIASPROG=0b0000<br>and HALFBIAS=1 in<br>VCMPn_CTRL register              |     | 0.1             |     | μΑ   |
| I <sub>VCMP</sub>       |                                  | BIASPROG=0b1111<br>and HALFBIAS=0 in<br>VCMPn_CTRL register.<br>LPREF=0. |     | 14.7            |     | μΑ   |
| t <sub>VCMPREF</sub>    | Startup time reference generator | NORMAL                                                                   |     | 10              |     | μs   |
| V <sub>VCMPOFFSET</sub> | Offcot voltage                   | Single ended                                                             |     | 10              |     | mV   |
|                         | Offset voltage                   | Differential                                                             |     | 10              |     | mV   |
| V <sub>VCMPHYST</sub>   | VCMP hysteresis                  |                                                                          |     | 17              |     | mV   |

The  $V_{DD}$  trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation:

#### VCMP Trigger Level as a Function of Level Setting



### 3.15 LCD

Table 3.20. LCD

| Symbol                | Parameter                                            | Condition                                                                                                                              | Min | Тур  | Max | Unit |
|-----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| f <sub>LCDFR</sub>    | Frame rate                                           |                                                                                                                                        | 30  |      | 200 | Hz   |
| NUM <sub>SEG</sub>    | Number of segments supported                         |                                                                                                                                        |     | 20×8 |     | seg  |
| V <sub>LCD</sub>      | LCD supply voltage range                             | Internal boost circuit enabled                                                                                                         | 2.0 |      | 3.8 | V    |
|                       |                                                      | Display disconnected, static mode, framerate 32 Hz, all segments on.                                                                   |     | 250  |     | nA   |
| I <sub>LCD</sub>      | Steady state current consumption.                    | Display disconnected,<br>quadruplex mode, framer-<br>ate 32 Hz, all segments on,<br>bias mode to ONETHIRD in<br>LCD_DISPCTRL register. |     | 550  |     | nA   |
|                       | Ctandy atata Commant as atri                         | Internal voltage boost off                                                                                                             |     | 0    |     | μΑ   |
| I <sub>LCDBOOST</sub> | Steady state Current contribution of internal boost. | Internal voltage boost on, boosting from 2.2 V to 3.0 V.                                                                               |     | 8.4  |     | μA   |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL0                                                                                               |     | 3.0  |     | V    |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL1                                                                                               |     | 3.08 |     | V    |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL2                                                                                               |     | 3.17 |     | V    |
| V                     | Boost Voltage                                        | VBLEV of LCD_DISPCTRL register to LEVEL3                                                                                               |     | 3.26 |     | V    |
| V <sub>BOOST</sub>    | V <sub>BOOST</sub> Boost Voltage                     | VBLEV of LCD_DISPCTRL register to LEVEL4                                                                                               |     | 3.34 |     | V    |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL5                                                                                               |     | 3.43 |     | V    |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL6                                                                                               |     | 3.52 |     | V    |
|                       |                                                      | VBLEV of LCD_DISPCTRL register to LEVEL7                                                                                               |     | 3.6  |     | V    |

The total LCD current is given by Equation 3.3 (p. 44) .  $I_{LCDBOOST}$  is zero if internal boost is off.

# Total LCD Current Based on Operational Mode and Internal Boost $I_{LCDTOTAL} = I_{LCD} + I_{LCDBOOST}$ (3.3)

### 3.16 Digital Peripherals

Table 3.21. Digital Peripherals

| Symbol             | Parameter     | Condition                         | Min | Тур  | Max | Unit       |
|--------------------|---------------|-----------------------------------|-----|------|-----|------------|
| I <sub>USART</sub> | USART current | USART idle current, clock enabled |     | 7.5  |     | μΑ/<br>MHz |
| I <sub>UART</sub>  | UART current  | UART idle current, clock enabled  |     | 5.63 |     | μΑ/<br>MHz |



| Symbol               | Parameter       | Condition                                   | Min | Тур  | Max | Unit       |
|----------------------|-----------------|---------------------------------------------|-----|------|-----|------------|
| I <sub>LEUART</sub>  | LEUART current  | LEUART idle current, clock enabled          |     | 150  |     | nA         |
| I <sub>I2C</sub>     | I2C current     | I2C idle current, clock enabled             |     | 6.25 |     | μΑ/<br>MHz |
| I <sub>TIMER</sub>   | TIMER current   | TIMER_0 idle current, clock enabled         |     | 8.75 |     | μΑ/<br>MHz |
| I <sub>LETIMER</sub> | LETIMER current | LETIMER idle current, clock enabled         |     | 150  |     | nA         |
| I <sub>PCNT</sub>    | PCNT current    | PCNT idle current, clock enabled            |     | 100  |     | nA         |
| I <sub>RTC</sub>     | RTC current     | RTC current RTC idle current, clock enabled |     | 100  |     | nA         |
| I <sub>LCD</sub>     | LCD current     | LCD idle current, clock enabled             |     | 100  |     | nA         |
| I <sub>AES</sub>     | AES current     | AES idle current, clock enabled             |     | 2.5  |     | μΑ/<br>MHz |
| I <sub>GPIO</sub>    | GPIO current    | GPIO idle current, clock enabled            |     | 5.31 |     | μΑ/<br>MHz |
| I <sub>PRS</sub>     | PRS current     | PRS idle current                            |     | 2,81 |     | μΑ/<br>MHz |
| I <sub>DMA</sub>     | DMA current     | Clock enable                                |     | 8.12 |     | μΑ/<br>MHz |



### 4 Pinout and Package

#### Note

Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32TG840.

#### 4.1 Pinout

The *EFM32TG840* pinout is shown in Figure 4.1 (p. 46) and Table 4.1 (p. 46). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.

Figure 4.1. EFM32TG840 Pinout (top view, not to scale)



Table 4.1. Device Pinout

| QFN64 Pin#<br>and Name |          |           | Pin Alternate Functi | onality / Description     |                           |
|------------------------|----------|-----------|----------------------|---------------------------|---------------------------|
| Pin #                  | Pin Name | Analog    | Timers Communication |                           | Other                     |
| 0                      | VSS      | Ground    |                      |                           |                           |
| 1                      | PA0      | LCD_SEG13 | TIM0_CC0 #0/1/4      | LEU0_RX #4<br>I2C0_SDA #0 | PRS_CH0 #0<br>GPIO_EM4WU0 |
| 2                      | PA1      | LCD_SEG14 | TIM0_CC1 #0/1        | I2C0_SCL #0               | CMU_CLK1 #0<br>PRS_CH1 #0 |



|      | 4 Pin#<br>Name |                                                                  | Pin Alternate Functi          | onality / Description      |               |
|------|----------------|------------------------------------------------------------------|-------------------------------|----------------------------|---------------|
| Pin# | Pin Name       | Analog                                                           | Timers                        | Communication              | Other         |
| 3    | PA2            | LCD_SEG15                                                        | TIM0_CC2 #0/1                 |                            | CMU_CLK0 #0   |
| 4    | PA3            | LCD_SEG16                                                        |                               |                            | LES_ALTEX2 #0 |
| 5    | PA4            | LCD_SEG17                                                        |                               |                            | LES_ALTEX3 #0 |
| 6    | PA5            | LCD_SEG18                                                        |                               |                            | LES_ALTEX4 #0 |
| 7    | PA6            | LCD_SEG19                                                        |                               |                            | GPIO_EM4WU1   |
| 8    | IOVDD_0        | Digital IO power supply 0.                                       |                               |                            |               |
| 9    | PB3            | LCD_SEG20/<br>LCD_COM4                                           |                               |                            |               |
| 10   | PB4            | LCD_SEG21/<br>LCD_COM5                                           |                               |                            |               |
| 11   | PB5            | LCD_SEG22/<br>LCD_COM6                                           |                               |                            |               |
| 12   | PB6            | LCD_SEG23/<br>LCD_COM7                                           |                               |                            |               |
| 13   | PC4            | DAC0_P0 #0/<br>OPAMP_P0<br>ACMP0_CH4                             | LETIMO_OUT0 #3                |                            | LES_CH4 #0    |
| 14   | PC5            | DAC0_N0 #0/<br>OPAMP_N0<br>ACMP0_CH5                             | LETIM0_OUT1 #3                |                            | LES_CH5#0     |
| 15   | PB7            | LFXTAL_P                                                         | TIM1_CC0 #3                   | US0_TX #4<br>US1_CLK #0    |               |
| 16   | PB8            | LFXTAL_N                                                         | TIM1_CC1 #3                   | US0_RX #4<br>US1_CS #0     |               |
| 17   | PA12           | LCD_BCAP_P                                                       |                               |                            |               |
| 18   | PA13           | LCD_BCAP_N                                                       |                               |                            |               |
| 19   | PA14           | LCD_BEXT                                                         |                               |                            |               |
| 20   | RESETn         | Reset input.<br>Active low, with internal pull-up                | ).                            |                            |               |
| 21   | PB11           | DAC0_OUT0 #0/<br>OPAMP_OUT0                                      | TIM1_CC2 #3<br>LETIM0_OUT0 #1 |                            |               |
| 22   | PB12           | DAC0_OUT1 #0/<br>OPAMP_OUT1                                      | LETIM0_OUT1 #1                |                            |               |
| 23   | AVDD_1         | Analog power supply 1.                                           |                               |                            |               |
| 24   | PB13           | HFXTAL_P                                                         |                               | US0_CLK #4/5<br>LEU0_TX #1 |               |
| 25   | PB14           | HFXTAL_N                                                         |                               | US0_CS #4/5<br>LEU0_RX #1  |               |
| 26   | IOVDD_3        | Digital IO power supply 3.                                       |                               |                            |               |
| 27   | AVDD_0         | Analog power supply 0.                                           |                               |                            |               |
| 28   | PD0            | ADC0_CH0 DAC0_OUT0ALT #4/ OPAMP_OUT0ALT DAC0_OUT2 #1/ OPAMP_OUT2 |                               | US1_TX #1                  |               |
| 29   | PD1            | ADC0_CH1<br>DAC0_OUT1ALT #4/<br>OPAMP_OUT1ALT                    | TIM0_CC0 #3                   | US1_RX #1                  |               |
| 30   | PD2            | ADC0_CH2                                                         | TIM0_CC1 #3                   | US1_CLK #1                 |               |
| 31   | PD3            | ADC0_CH3                                                         | TIM0_CC2 #3                   | US1_CS #1                  |               |



|       | 64 Pin#<br>Name |                                                | Pin Alternate Functi                                                              | onality / Description                        |                                            |
|-------|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------|
| Pin # | Pin Name        | Analog                                         | Timers                                                                            | Communication                                | Other                                      |
|       |                 | DAC0_N2 #0/<br>OPAMP_N2                        |                                                                                   |                                              |                                            |
| 32    | PD4             | ADC0_CH4<br>DAC0_P2 #0/<br>OPAMP_P2            |                                                                                   | LEU0_TX #0                                   |                                            |
| 33    | PD5             | ADC0_CH5<br>DAC0_OUT2 #0/<br>OPAMP_OUT2        |                                                                                   | LEU0_RX #0                                   |                                            |
| 34    | PD6             | ADC0_CH6<br>DAC0_P1 #0/<br>OPAMP_P1            | TIM1_CC0 #4<br>LETIM0_OUT0 #0<br>PCNT0_S0IN #3                                    | US1_RX #2<br>I2C0_SDA #1                     | LES_ALTEX0 #0<br>ACMP0_O #2                |
| 35    | PD7             | ADC0_CH7<br>DAC0_N1 #0/<br>OPAMP_N1            | TIM1_CC1 #4<br>LETIM0_OUT1 #0<br>PCNT0_S1IN #3                                    | US1_TX #2<br>I2C0_SCL #1                     | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2 |
| 36    | PD8             |                                                |                                                                                   |                                              | CMU_CLK1 #1                                |
| 37    | PC6             | ACMP0_CH6                                      |                                                                                   | I2C0_SDA #2                                  | LES_CH6 #0                                 |
| 38    | PC7             | ACMP0_CH7                                      |                                                                                   | I2C0_SCL #2                                  | LES_CH7 #0                                 |
| 39    | VDD_DREG        | Power supply for on-chip voltage               | ge regulator.                                                                     |                                              |                                            |
| 40    | DECOUPLE        |                                                | oltage regulator, nominally at 1.8 e C <sub>DECOUPLE</sub> is required at this pi |                                              |                                            |
| 41    | PE4             | LCD_COM0                                       |                                                                                   | US0_CS #1                                    |                                            |
| 42    | PE5             | LCD_COM1                                       |                                                                                   | US0_CLK #1                                   |                                            |
| 43    | PE6             | LCD_COM2                                       |                                                                                   | US0_RX #1                                    |                                            |
| 44    | PE7             | LCD_COM3                                       |                                                                                   | US0_TX #1                                    |                                            |
| 45    | PC12            | DAC0_OUT1ALT #0/<br>OPAMP_OUT1ALT<br>ACMP1_CH4 |                                                                                   |                                              | CMU_CLK0 #1<br>LES_CH12 #0                 |
| 46    | PC13            | DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT<br>ACMP1_CH5 | TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0                                       |                                              | LES_CH13 #0                                |
| 47    | PC14            | DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT<br>ACMP1_CH6 | TIM1_CC1 #0<br>PCNT0_S1IN #0                                                      | US0_CS #3                                    | LES_CH14 #0                                |
| 48    | PC15            | DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT<br>ACMP1_CH7 | TIM1_CC2 #0                                                                       | US0_CLK #3                                   | LES_CH15 #0<br>DBG_SWO #1                  |
| 49    | PF0             |                                                | TIM0_CC0 #5<br>LETIM0_OUT0 #2                                                     | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5      | DBG_SWCLK #0/1                             |
| 50    | PF1             |                                                | TIM0_CC1 #5<br>LETIM0_OUT1 #2                                                     | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5       | DBG_SWDIO #0/1<br>GPIO_EM4WU3              |
| 51    | PF2             | LCD_SEG0                                       | TIM0_CC2 #5                                                                       | LEU0_TX #4                                   | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4    |
| 52    | PF3             | LCD_SEG1                                       |                                                                                   |                                              | PRS_CH0 #1                                 |
| 53    | PF4             | LCD_SEG2                                       |                                                                                   |                                              | PRS_CH1 #1                                 |
| 54    | PF5             | LCD_SEG3                                       |                                                                                   |                                              | PRS_CH2 #1                                 |
| 55    | IOVDD_5         | Digital IO power supply 5.                     | I.                                                                                | <u>.                                    </u> |                                            |
| 56    | PE8             | LCD_SEG4                                       |                                                                                   |                                              | PRS_CH3 #1                                 |
| 57    | PE9             | LCD_SEG5                                       |                                                                                   |                                              |                                            |



|       | 4 Pin#<br>Name |           | Pin Alternate Functi | onality / Description                  |                                            |
|-------|----------------|-----------|----------------------|----------------------------------------|--------------------------------------------|
| Pin # | Pin Name       | Analog    | Timers               | Communication                          | Other                                      |
| 58    | PE10           | LCD_SEG6  | TIM1_CC0 #1          | US0_TX #0                              |                                            |
| 59    | PE11           | LCD_SEG7  | TIM1_CC1 #1          | US0_RX #0                              | LES_ALTEX5 #0                              |
| 60    | PE12           | LCD_SEG8  | TIM1_CC2 #1          | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0               |
| 61    | PE13           | LCD_SEG9  |                      | US0_TX #3<br>US0_CS #0<br>I2C0_SCL #6  | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 |
| 62    | PE14           | LCD_SEG10 |                      | LEU0_TX #2                             |                                            |
| 63    | PE15           | LCD_SEG11 |                      | LEU0_RX #2                             |                                            |
| 64    | PA15           | LCD_SEG12 |                      |                                        |                                            |

### 4.2 Alternate functionality pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in Table 4.2 (p. 49). The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

#### Note

Some functionality, such as analog interfaces, do not have alternate settings or a LOCA-TION bitfield. In these cases, the pinout is shown in the column corresponding to LOCA-TION 0.

Table 4.2. Alternate functionality overview

| Alternate     | LOCATION |   |     |   | N |   |   |                                                           |
|---------------|----------|---|-----|---|---|---|---|-----------------------------------------------------------|
| Functionality | 0        | 1 | 2   | 3 | 4 | 5 | 6 | Description                                               |
| ACMP0_CH4     | PC4      |   |     |   |   |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5      |   |     |   |   |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6      |   |     |   |   |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7      |   |     |   |   |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13     |   | PD6 |   |   |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH4     | PC12     |   |     |   |   |   |   | Analog comparator ACMP1, channel 4.                       |
| ACMP1_CH5     | PC13     |   |     |   |   |   |   | Analog comparator ACMP1, channel 5.                       |
| ACMP1_CH6     | PC14     |   |     |   |   |   |   | Analog comparator ACMP1, channel 6.                       |
| ACMP1_CH7     | PC15     |   |     |   |   |   |   | Analog comparator ACMP1, channel 7.                       |
| ACMP1_O       | PF2      |   | PD7 |   |   |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 6. |
| ADC0_CH7      | PD7      |   |     |   |   |   |   | Analog to digital converter ADC0, input channel number 7. |



| Alternate                       |      |      | L    | OCATIO | ON  |     |      |                                                                                                                                                               |
|---------------------------------|------|------|------|--------|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality                   | 0    | 1    | 2    | 3      | 4   | 5   | 6    | Description                                                                                                                                                   |
| CMU_CLK0                        | PA2  | PC12 | PD7  |        |     |     |      | Clock Management Unit, clock output number 0.                                                                                                                 |
| CMU_CLK1                        | PA1  | PD8  | PE12 |        |     |     |      | Clock Management Unit, clock output number 1.                                                                                                                 |
| DAC0_N0 /<br>OPAMP_N0           | PC5  |      |      |        |     |     |      | Operational Amplifier 0 external negative input.                                                                                                              |
| DAC0_N1 /<br>OPAMP_N1           | PD7  |      |      |        |     |     |      | Operational Amplifier 1 external negative input.                                                                                                              |
| DAC0_N2 /<br>OPAMP_N2           | PD3  |      |      |        |     |     |      | Operational Amplifier 2 external negative input.                                                                                                              |
| DAC0_OUT0 /<br>OPAMP_OUT0       | PB11 |      |      |        |     |     |      | Digital to Analog Converter DAC0_OUT0 / OPAMP output channel number 0.                                                                                        |
| DAC0_OUT0ALT /<br>OPAMP_OUT0ALT |      |      |      |        | PD0 |     |      | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0.                                                                            |
| DAC0_OUT1 /<br>OPAMP_OUT1       | PB12 |      |      |        |     |     |      | Digital to Analog Converter DAC0_OUT1 / OPAMP output channel number 1.                                                                                        |
| DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12 | PC13 | PC14 | PC15   | PD1 |     |      | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1.                                                                            |
| DAC0_OUT2 /<br>OPAMP_OUT2       | PD5  | PD0  |      |        |     |     |      | Digital to Analog Converter DAC0_OUT2 / OPAMP output channel number 2.                                                                                        |
| DAC0_P0 /<br>OPAMP_P0           | PC4  |      |      |        |     |     |      | Operational Amplifier 0 external positive input.                                                                                                              |
| DAC0_P1 /<br>OPAMP_P1           | PD6  |      |      |        |     |     |      | Operational Amplifier 1 external positive input.                                                                                                              |
| DAC0_P2 /<br>OPAMP_P2           | PD4  |      |      |        |     |     |      | Operational Amplifier 2 external positive input.                                                                                                              |
|                                 |      |      |      |        |     |     |      | Debug-interface Serial Wire clock input.                                                                                                                      |
| DBG_SWCLK                       | PF0  | PF0  |      |        |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down.                                                                         |
|                                 |      |      |      |        |     |     |      | Debug-interface Serial Wire data input / output.                                                                                                              |
| DBG_SWDIO                       | PF1  | PF1  |      |        |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.                                                                           |
|                                 |      |      |      |        |     |     |      | Debug-interface Serial Wire viewer Output.                                                                                                                    |
| DBG_SWO                         | PF2  | PC15 |      |        |     |     |      | Note that this function is not enabled after reset, and must be enabled by software to be used.                                                               |
| GPIO_EM4WU0                     | PA0  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                |
| GPIO_EM4WU1                     | PA6  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                |
| GPIO_EM4WU3                     | PF1  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                |
| GPIO_EM4WU4                     | PF2  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                |
| GPIO_EM4WU5                     | PE13 |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                |
| HFXTAL_N                        | PB14 |      |      |        |     |     |      | High Frequency Crystal (4 - 32 MHz) negative pin. Also used as external optional clock input pin.                                                             |
| HFXTAL_P                        | PB13 |      |      |        |     |     |      | High Frequency Crystal (4 - 32 MHz) positive pin.                                                                                                             |
| I2C0_SCL                        | PA1  | PD7  | PC7  |        |     | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                                                                                        |
| I2C0_SDA                        | PA0  | PD6  | PC6  |        |     | PF0 | PE12 | I2C0 Serial Data input / output.                                                                                                                              |
| LCD_BCAP_N                      | PA13 |      |      |        |     |     |      | LCD voltage booster (optional), boost capacitor, negative pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. |
| LCD_BCAP_P                      | PA12 |      |      |        |     |     |      | LCD voltage booster (optional), boost capacitor, positive pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. |
| LCD_BEXT                        | PA14 |      |      |        |     |     |      | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.                            |



| Alternate              |      |   | L | OCATIO | N |   |   |                                                                                                                       |
|------------------------|------|---|---|--------|---|---|---|-----------------------------------------------------------------------------------------------------------------------|
| Functionality          | 0    | 1 | 2 | 3      | 4 | 5 | 6 | Description                                                                                                           |
|                        |      |   |   |        |   |   |   | An external LCD voltage may also be applied to this pin if the booster is not enabled.                                |
|                        |      |   |   |        |   |   |   | If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO.               |
| LCD_COM0               | PE4  |   |   |        |   |   |   | LCD driver common line number 0.                                                                                      |
| LCD_COM1               | PE5  |   |   |        |   |   |   | LCD driver common line number 1.                                                                                      |
| LCD_COM2               | PE6  |   |   |        |   |   |   | LCD driver common line number 2.                                                                                      |
| LCD_COM3               | PE7  |   |   |        |   |   |   | LCD driver common line number 3.                                                                                      |
| LCD_SEG0               | PF2  |   |   |        |   |   |   | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                  |
| LCD_SEG1               | PF3  |   |   |        |   |   |   | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                  |
| LCD_SEG2               | PF4  |   |   |        |   |   |   | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                  |
| LCD_SEG3               | PF5  |   |   |        |   |   |   | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                  |
| LCD_SEG4               | PE8  |   |   |        |   |   |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG5               | PE9  |   |   |        |   |   |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG6               | PE10 |   |   |        |   |   |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG7               | PE11 |   |   |        |   |   |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG8               | PE12 |   |   |        |   |   |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG9               | PE13 |   |   |        |   |   |   | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG10              | PE14 |   |   |        |   |   |   | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG11              | PE15 |   |   |        |   |   |   | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG12              | PA15 |   |   |        |   |   |   | LCD segment line 12. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG13              | PA0  |   |   |        |   |   |   | LCD segment line 13. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG14              | PA1  |   |   |        |   |   |   | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG15              | PA2  |   |   |        |   |   |   | LCD segment line 15. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG16              | PA3  |   |   |        |   |   |   | LCD segment line 16. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG17              | PA4  |   |   |        |   |   |   | LCD segment line 17. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG18              | PA5  |   |   |        |   |   |   | LCD segment line 18. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG19              | PA6  |   |   |        |   |   |   | LCD segment line 19. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG20/<br>LCD_COM4 | PB3  |   |   |        |   |   |   | LCD segment line 20. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 4 |
| LCD_SEG21/<br>LCD_COM5 | PB4  |   |   |        |   |   |   | LCD segment line 21. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 5 |



| Alternate              | LOCATION |      |      |      |      |      |   |                                                                                                                       |
|------------------------|----------|------|------|------|------|------|---|-----------------------------------------------------------------------------------------------------------------------|
| Functionality          | 0        | 1    | 2    | 3    | 4    | 5    | 6 | Description                                                                                                           |
| LCD_SEG22/<br>LCD_COM6 | PB5      |      |      |      |      |      |   | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD CON line 6 |
| LCD_SEG23/<br>LCD_COM7 | PB6      |      |      |      |      |      |   | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD CON line 7 |
| LES_ALTEX0             | PD6      |      |      |      |      |      |   | LESENSE alternate exite output 0.                                                                                     |
| LES_ALTEX1             | PD7      |      |      |      |      |      |   | LESENSE alternate exite output 1.                                                                                     |
| LES_ALTEX2             | PA3      |      |      |      |      |      |   | LESENSE alternate exite output 2.                                                                                     |
| LES_ALTEX3             | PA4      |      |      |      |      |      |   | LESENSE alternate exite output 3.                                                                                     |
| LES_ALTEX4             | PA5      |      |      |      |      |      |   | LESENSE alternate exite output 4.                                                                                     |
| LES_ALTEX5             | PE11     |      |      |      |      |      |   | LESENSE alternate exite output 5.                                                                                     |
| LES_ALTEX6             | PE12     |      |      |      |      |      |   | LESENSE alternate exite output 6.                                                                                     |
| LES_ALTEX7             | PE13     |      |      |      |      |      |   | LESENSE alternate exite output 7.                                                                                     |
| LES_CH4                | PC4      |      |      |      |      |      |   | LESENSE channel 4.                                                                                                    |
| LES_CH5                | PC5      |      |      |      |      |      |   | LESENSE channel 5.                                                                                                    |
| LES_CH6                | PC6      |      |      |      |      |      |   | LESENSE channel 6.                                                                                                    |
| LES_CH7                | PC7      |      |      |      |      |      |   | LESENSE channel 7.                                                                                                    |
| LES_CH12               | PC12     |      |      |      |      |      |   | LESENSE channel 12.                                                                                                   |
| LES_CH13               | PC13     |      |      |      |      |      |   | LESENSE channel 13.                                                                                                   |
| LES_CH14               | PC14     |      |      |      |      |      |   | LESENSE channel 14.                                                                                                   |
| LES_CH15               | PC15     |      |      |      |      |      |   | LESENSE channel 15.                                                                                                   |
| LETIMO_OUTO            | PD6      | PB11 | PF0  | PC4  |      |      |   | Low Energy Timer LETIM0, output channel 0.                                                                            |
| LETIM0_OUT1            | PD7      | PB12 | PF1  | PC5  |      |      |   | Low Energy Timer LETIM0, output channel 1.                                                                            |
| LEU0_RX                | PD5      | PB14 | PE15 | PF1  | PA0  |      |   | LEUART0 Receive input.                                                                                                |
| LEU0_TX                | PD4      | PB13 | PE14 | PF0  | PF2  |      |   | LEUART0 Transmit output. Also used as receive input in had uplex communication.                                       |
| LFXTAL_N               | PB8      |      |      |      |      |      |   | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin.         |
| LFXTAL_P               | PB7      |      |      |      |      |      |   | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                            |
| PCNT0_S0IN             | PC13     |      |      | PD6  |      |      |   | Pulse Counter PCNT0 input number 0.                                                                                   |
| PCNT0_S1IN             | PC14     |      |      | PD7  |      |      |   | Pulse Counter PCNT0 input number 1.                                                                                   |
| PRS_CH0                | PA0      | PF3  |      |      |      |      |   | Peripheral Reflex System PRS, channel 0.                                                                              |
| PRS_CH1                | PA1      | PF4  |      |      |      |      |   | Peripheral Reflex System PRS, channel 1.                                                                              |
| PRS_CH2                |          | PF5  |      |      |      |      |   | Peripheral Reflex System PRS, channel 2.                                                                              |
| PRS_CH3                |          | PE8  |      |      |      |      |   | Peripheral Reflex System PRS, channel 3.                                                                              |
| TIM0_CC0               | PA0      | PA0  |      | PD1  | PA0  | PF0  |   | Timer 0 Capture Compare input / output channel 0.                                                                     |
| TIM0_CC1               | PA1      | PA1  |      | PD2  |      | PF1  |   | Timer 0 Capture Compare input / output channel 1.                                                                     |
| TIM0_CC2               | PA2      | PA2  |      | PD3  |      | PF2  |   | Timer 0 Capture Compare input / output channel 2.                                                                     |
| TIM1_CC0               | PC13     | PE10 |      | PB7  | PD6  |      |   | Timer 1 Capture Compare input / output channel 0.                                                                     |
| TIM1_CC1               | PC14     | PE11 |      | PB8  | PD7  |      |   | Timer 1 Capture Compare input / output channel 1.                                                                     |
| TIM1_CC2               | PC15     | PE12 |      | PB11 | PC13 |      |   | Timer 1 Capture Compare input / output channel 2.                                                                     |
| US0_CLK                | PE12     | PE5  |      | PC15 | PB13 | PB13 |   | USART0 clock input / output.                                                                                          |
| US0_CS                 | PE13     | PE4  |      | PC14 | PB14 | PB14 |   | USART0 chip select input / output.                                                                                    |



| Alternate     |      |     | L   | OCATIO | N   |   |   |                                                                                                                                                     |
|---------------|------|-----|-----|--------|-----|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1   | 2   | 3      | 4   | 5 | 6 | Description                                                                                                                                         |
|               |      |     |     |        |     |   |   | USART0 Synchronous mode Master Input / Slave Output (MISO).                                                                                         |
| US0_TX        | PE10 | PE7 |     | PE13   | PB7 |   |   | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication.  USART0 Synchronous mode Master Output / Slave Input (MOSI).  |
| US1_CLK       | PB7  | PD2 | PF0 |        |     |   |   | USART1 clock input / output.                                                                                                                        |
| US1_CS        | PB8  | PD3 | PF1 |        |     |   |   | USART1 chip select input / output.                                                                                                                  |
| US1_RX        |      | PD1 | PD6 |        |     |   |   | USART1 Asynchronous Receive.  USART1 Synchronous mode Master Input / Slave Output (MISO).                                                           |
| US1_TX        |      | PD0 | PD7 |        |     |   |   | USART1 Asynchronous Transmit. Also used as receive input in half duplex communication.  USART1 Synchronous mode Master Output / Slave Input (MOSI). |

### 4.3 GPIO pinout overview

The specific GPIO pins available in *EFM32TG840* is shown in Table 4.3 (p. 53). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port in indicated by a number from 15 down to 0.

Table 4.3. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Port A | PA15      | PA14      | PA13      | PA12      | -         | -         | -        | -        | -        | PA6      | PA5      | PA4      | PA3      | PA2      | PA1      | PA0      |
| Port B | -         | PB14      | PB13      | PB12      | PB11      | -         | -        | PB8      | PB7      | PB6      | PB5      | PB4      | PB3      | -        | -        | -        |
| Port C | PC15      | PC14      | PC13      | PC12      | -         | -         | -        | -        | PC7      | PC6      | PC5      | PC4      | -        | -        | -        | -        |
| Port D | -         | -         | -         | -         | -         | -         | -        | PD8      | PD7      | PD6      | PD5      | PD4      | PD3      | PD2      | PD1      | PD0      |
| Port E | PE15      | PE14      | PE13      | PE12      | PE11      | PE10      | PE9      | PE8      | PE7      | PE6      | PE5      | PE4      | -        | -        | -        | -        |
| Port F | -         | -         | -         | -         | -         | -         | -        | -        | -        | -        | PF5      | PF4      | PF3      | PF2      | PF1      | PF0      |

### 4.4 Opamp pinout overview

The specific opamp terminals available in *EFM32TG840* is shown in Figure 4.2 (p. 54) .



Figure 4.2. Opamp Pinout



### 4.5 QFN64 Package

Figure 4.3. QFN64



#### Note:

- 1. Dimensioning & tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.



- 3. Dimension 'b' applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1 mm is acceptable.
- 4. Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. Radius on terminal is optional

Table 4.4. QFN64 (Dimensions in mm)

| Symbol | A    | A1   | A3           | b    | D           | E | D2   | E2   | е           | L    | L1   | aaa  | bbb  | ССС  | ddd  | eee  |
|--------|------|------|--------------|------|-------------|---|------|------|-------------|------|------|------|------|------|------|------|
| Min    | 0.80 | 0.00 |              | 0.20 |             |   | 7.10 | 7.10 |             | 0.40 | 0.00 |      |      |      |      |      |
| Nom    | 0.85 | -    | 0.203<br>REF |      | 9.00<br>BSC |   | 7.20 | 7.20 | 0.50<br>BSC | 0.45 |      | 0.10 | 0.10 | 0.10 | 0.05 | 0.08 |
| Max    | 0.90 | 0.05 |              | 0.30 |             |   | 7.30 | 7.30 |             | 0.50 | 0.10 |      |      |      |      |      |

The QFN64 Package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).



# **5 PCB Layout and Soldering**

### **5.1 Recommended PCB Layout**

Figure 5.1. QFN64 PCB Land Pattern



Table 5.1. QFN64 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin number | Symbol | Pin number |
|--------|-----------|--------|------------|--------|------------|
| а      | 0.85      | P1     | 1          | P8     | 64         |
| b      | 0.30      | P2     | 16         | P9     | 65         |
| С      | 0.50      | P3     | 17         | -      | -          |
| d      | 8.90      | P4     | 32         | -      | -          |
| е      | 8.90      | P5     | 33         | -      | -          |
| f      | 7.20      | P6     | 48         | -      | -          |
| g      | 7.20      | P7     | 49         | -      | -          |



Figure 5.2. QFN64 PCB Solder Mask



Table 5.2. QFN64 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| a      | 0.97      | е      | 8.90      |
| b      | 0.42      | f      | 7.32      |
| С      | 0.50      | g      | 7.32      |
| d      | 8.90      | -      | -         |



Figure 5.3. QFN64 PCB Stencil Design



Table 5.3. QFN64 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| а      | 0.75      | е      | 8.90      |
| b      | 0.22      | x      | 2.70      |
| С      | 0.50      | у      | 2.70      |
| d      | 8.90      | Z      | 0.80      |

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.

### **5.2 Soldering Information**

The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed.

The packages have a Moisture Sensitivity Level rating of 3, please see the latest IPC/JEDEC J-STD-033 standard for MSL description and level 3 bake conditions.



### 6 Chip Marking, Revision and Errata

### 6.1 Chip Marking

In the illustration below package fields and position are shown.

Figure 6.1. Example Chip Marking



#### 6.2 Revision

The revision of a chip can be determined from the "Revision" field in Figure 6.1 (p. 59). If the revision says "ES" (Engineering Sample), the revision must be read out electronically as specified in the reference manual.

#### 6.3 Errata

Please see the dxxxx\_efm32tg840\_errata.pdf for description and resolution of device erratas. This document is available in Simplicity Studio or online at http://www.energymicro.com/downloads/datasheets.



### 7 Revision History

#### 7.1 Revision 1.00

September 11th, 2012

Updated the HFRCO 1 MHz band typical value to 1.2 MHz.

Updated the HFRCO 7 MHz band typical value to 6.6 MHz.

Added GPIO\_EM4WU3, GPIO\_EM4WU4 and GPIO\_EM4WU5 pins and removed GPIO\_EM4WU1 in the Alternate functionality overview table.

Other minor corrections.

#### 7.2 Revision 0.96

May 4th, 2012

Corrected PCB footprint figures and tables.

#### **7.3 Revision 0.95**

February 27th, 2012

Corrected operating voltage from 1.8 V to 1.85 V.

Added rising POR level and corrected Thermometer output gradient in Electrical Characteristics section.

Updated Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup.

Added Gain error drift and Offset error drift to ADC table.

Added reference to errata document.

### **7.4 Revision 0.92**

July 22nd, 2011

Updated current consumption numbers from latest device characterization data

Updated OPAMP electrical characteristics

Made ADC plots render properly in Adobe Reader

### **7.5 Revision 0.91**

February 4th, 2011

Corrected max DAC sampling rate.

Increased max storage temperature.

Added data for <150°C and <70°C on Flash data retention.

Changed latch-up sensitivity test description.

Added IO leakage current



Added Flash current consumption

Updated HFRCO data

Updated LFRCO data

Added graph for ADC Absolute Offset over temperature

Added graph for ADC Temperature sensor readout

Updated OPAMP electrical characteristics

### 7.6 Revision 0.90

December 1st, 2010

New peripherals added to pinout, including LESENSE and OpAmps.

### **7.7 Revision 0.50**

May 25th, 2010

Block diagram update.

#### **7.8 Revision 0.40**

March 26th, 2010

Initial preliminary release.



### A Disclaimer and Trademarks

#### A.1 Disclaimer

Energy Micro AS intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Energy Micro products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Energy Micro reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Energy Micro shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Energy Micro. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Energy Micro products are generally not intended for military applications. Energy Micro products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### A.2 Trademark Information

Energy Micro, EFM32, EFR, logo and combinations thereof, and others are the registered trademarks or trademarks of Energy Micro AS. ARM, CORTEX, THUMB are the registered trademarks of ARM Limited. Other terms and product names may be trademarks of others.



### **B** Contact Information

### **B.1 Energy Micro Corporate Headquarters**

| Postal Address                                                    | Visitor Address                                               | Technical Support                                 |
|-------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|
| Energy Micro AS<br>P.O. Box 4633 Nydalen<br>N-0405 Oslo<br>NORWAY | Energy Micro AS<br>Sandakerveien 118<br>N-0484 Oslo<br>NORWAY | support.energymicro.com<br>Phone: +47 40 10 03 01 |

#### www.energymicro.com

Phone: +47 23 00 98 00 Fax: +47 23 00 98 01

#### **B.2 Global Contacts**

Visit www.energymicro.com for information on global distributors and representatives or contact sales@energymicro.com for additional information.

| Americas                     | Europe, Middle East and Africa | Asia and Pacific         |
|------------------------------|--------------------------------|--------------------------|
| www.energymicro.com/americas | www.energymicro.com/emea       | www.energymicro.com/asia |



### **Table of Contents**

| 1.         | Ordering Information                        | 2    |
|------------|---------------------------------------------|------|
| 2.         | System Summary                              | 3    |
|            | 2.1. System Introduction                    | 3    |
|            | 2.2. Configuration Summary                  |      |
|            | 2.3. Memory Map                             | 8    |
| 3          | Electrical Characteristics                  |      |
| ٥.         | 3.1. Test Conditions                        |      |
|            | 3.2. Absolute Maximum Ratings               |      |
|            | 3.3. General Operating Conditions           | 0    |
|            | 3.4. Current Consumption                    | 3    |
|            | 3.5. Transition between Energy Modes        | . 11 |
|            |                                             |      |
|            | 3.6. Power Management                       |      |
|            | 3.7. Flash                                  | . 14 |
|            | 3.8. General Purpose Input Output           |      |
|            | 3.9. Oscillators                            | . 22 |
|            | 3.10. Analog Digital Converter (ADC)        | . 26 |
|            | 3.11. Digital Analog Converter (DAC)        | . 35 |
|            | 3.12. Operational Amplifier (OPAMP)         | . 37 |
|            | 3.13. Analog Comparator (ACMP)              |      |
|            | 3.14. Voltage Comparator (VCMP)             | . 43 |
|            | 3.15. LCD                                   | . 44 |
|            | 3.16. Digital Peripherals                   |      |
| 4.         | Pinout and Package                          |      |
|            | 4.1. Pinout                                 |      |
|            | 4.2. Alternate functionality pinout         |      |
|            | 4.3. GPIO pinout overview                   |      |
|            | 4.4. Opamp pinout overview                  |      |
|            | 4.5. QFN64 Package                          | . JJ |
| _          | PCB Layout and Soldering                    | . 54 |
| Э.         | FOB Layout and Soldering                    | . 50 |
|            | 5.1. Recommended PCB Layout                 |      |
| _          | 5.2. Soldering Information                  | . 58 |
| 6.         | Chip Marking, Revision and Errata           |      |
|            | 6.1. Chip Marking                           |      |
|            | 6.2. Revision                               |      |
|            | 6.3. Errata                                 |      |
| 7.         | Revision History                            |      |
|            | 7.1. Revision 1.00                          | . 60 |
|            | 7.2. Revision 0.96                          | . 60 |
|            | 7.3. Revision 0.95                          | . 60 |
|            | 7.4. Revision 0.92                          | . 60 |
|            | 7.5. Revision 0.91                          |      |
|            | 7.6. Revision 0.90                          | 61   |
|            | 7.7. Revision 0.50                          |      |
|            | 7.8. Revision 0.40                          | . 61 |
| Δ          | Disclaimer and Trademarks                   |      |
| ۸.         | A.1. Disclaimer                             | . 62 |
|            | A.1. Disclaimer  A.2. Trademark Information | 62   |
| ь          | Contact Information                         | . 02 |
| <b>D</b> . | B.1. Energy Micro Corporate Headquarters    | . OJ |
|            | B.1. Energy Micro Corporate Headquarters    |      |
|            |                                             |      |



# **List of Figures**

| 2.1. Block Diagram                                                                        | . 3  |
|-------------------------------------------------------------------------------------------|------|
| 2.2. EFM32TG840 Memory Map with largest RAM and Flash sizes                               | 8    |
| 3.1. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO.                    | . 12 |
| 3.2. EM3 current consumption.                                                             | 12   |
| 3.3. EM4 current consumption.                                                             |      |
| 3.4. Typical Low-Level Output Current, 2V Supply Voltage                                  | . 16 |
| 3.5. Typical High-Level Output Current, 2V Supply Voltage                                 | 17   |
| 3.6. Typical Low-Level Output Current, 3V Supply Voltage                                  | . 18 |
| 3.7. Typical High-Level Output Current, 3V Supply Voltage                                 |      |
| 3.8. Typical Low-Level Output Current, 3.8V Supply Voltage                                |      |
| 3.9. Typical High-Level Output Current, 3.8V Supply Voltage                               |      |
| 3.10. Minimum Load Capacitance (C <sub>LFXOL</sub> ) Requirement For Safe Crystal Startup | 22   |
| 3.11. Calibrated LFRCO Frequency vs Temperature and Supply Voltage                        | 24   |
| 3.12. Calibrated HFRCO 11 MHz Band Frequency vs Temperature and Supply Voltage            |      |
| 3.13. Calibrated HFRCO 14 MHz Band Frequency vs Temperature and Supply Voltage            |      |
| 3.14. Calibrated HFRCO 21 MHz Band Frequency vs Temperature and Supply Voltage            | . 25 |
| 3.15. Calibrated HFRCO 28 MHz Band Frequency vs Temperature and Supply Voltage            |      |
| 3.16. Integral Non-Linearity (INL)                                                        |      |
| 3.17. Differential Non-Linearity (DNL)                                                    |      |
| 3.18. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°                                        |      |
| 3.19. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°                          |      |
| 3.20. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°                      |      |
| 3.21. ADC Absolute Offset, Common Mode = Vdd /2                                           | 35   |
| 3.22. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V             |      |
| 3.23. OPAMP Common Mode Rejection Ratio                                                   |      |
| 3.24. OPAMP Positive Power Supply Rejection Ratio                                         |      |
| 3.25. OPAMP Negative Power Supply Rejection Ratio                                         |      |
| 3.26. OPAMP Voltage Noise Spectral Density (Unity Gain) Vout=1V                           |      |
| 3.27. OPAMP Voltage Noise Spectral Density (Non-Unity Gain)                               |      |
| 3.28. Typical ACMP Characteristics                                                        |      |
| 4.1. EFM32TG840 Pinout (top view, not to scale)                                           |      |
| 4.2. Opamp Pinout                                                                         |      |
| 4.3. QFN64                                                                                |      |
| 5.1. QFN64 PCB Land Pattern                                                               | 56   |
| 5.2. QFN64 PCB Solder Mask                                                                |      |
| 5.3. QFN64 PCB Stencil Design                                                             | 58   |
|                                                                                           |      |



### **List of Tables**

| 1.1. Ordering Information                                                                 | . 2 |
|-------------------------------------------------------------------------------------------|-----|
| 2.1. Configuration Summary                                                                |     |
| 3.1. Absolute Maximum Ratings                                                             | . 9 |
| 3.2. General Operating Conditions                                                         |     |
| 3.3. Environmental                                                                        | 10  |
| 3.4. Current Consumption                                                                  | 11  |
| 3.5. Energy Modes Transitions                                                             | 13  |
| 3.6. Power Management                                                                     | 13  |
| 3.7. Flash                                                                                |     |
| 3.8. GPIO                                                                                 | 15  |
| 3.9. LFXO                                                                                 |     |
| 3.10. Minimum Load Capacitance (C <sub>LFXOL</sub> ) Requirement For Safe Crystal Startup | 22  |
| 3.11. HFXO                                                                                |     |
| 3.12. LFRCO                                                                               |     |
| 3.13. HFRCO                                                                               |     |
| 3.14. ULFRCO                                                                              |     |
| 3.15. ADC                                                                                 |     |
| 3.16. DAC                                                                                 |     |
| 3.17. OPAMP                                                                               |     |
| 3.18. ACMP                                                                                |     |
| 3.19. VCMP                                                                                |     |
| 3.20. LCD                                                                                 |     |
| 3.21. Digital Peripherals                                                                 |     |
| 4.1. Device Pinout                                                                        |     |
| 4.2. Alternate functionality overview                                                     | 49  |
| 4.3. GPIO Pinout                                                                          |     |
| 4.4. QFN64 (Dimensions in mm)                                                             |     |
| 5.1. QFN64 PCB Land Pattern Dimensions (Dimensions in mm)                                 |     |
| 5.2. QFN64 PCB Solder Mask Dimensions (Dimensions in mm)                                  |     |
| 5.3. OFN64 PCR Stencil Design Dimensions (Dimensions in mm)                               | 58  |



# **List of Equations**

| 3.1. Total ACMP Active Current                                     | . 41 |
|--------------------------------------------------------------------|------|
| 3.2. VCMP Trigger Level as a Function of Level Setting             | . 43 |
| 3.3 Total LCD Current Based on Operational Mode and Internal Boost | 44   |













